## Unit-V

## Code Generation

Issues in the design of a code Generator, object code forms code Generation Algorithm, Register Allocation and Assignment

\* Issues in the design of a code Generator



- 1. Input to the code Generator
- d. Target program
- 3. memory management
- 4. Instruction selection
- 5. Register Allocation
- 6. Choice of Evaluation order
- 1. Input to the code Generator:
- i) It contains the intermediate representation of the source program and the information of the symbol table.
- ii) The source program is produced by the front-end.
- iii) we assume front end produces low-level intermediate representation.

- iv) Intermediate representation has the several choices:
  - a) postfix notation -> ab\*
  - b) Syntax tree -> axb + axb



- c) Three address code.
- 2. Target program: The target program is the output of the code generator.
  - a) Assembly larguage: It allows subprogram to be separately compiled
  - b) Relocatable language: It makes the process of code generation easier.
  - c) Absolute language: It can be placed in a fixed location in memory and can be executed immediately.
- 3. memosy management: Local variables are stack allocation in the activation record while global variables are in static area
- 4. Instruction selection: i) Nature of instruction set of the target machine should be complete and uniform.
  - ii) The quality of the generated code can be determined by its speed and size.

Ex: Three address code is:

a:=b+c

d: =ate

5. Register allocation: i) Register can be accessed faster than memory ii) In register allocation, we select the set of vagicables that will reside in register.

Ex: DX, Y

'x' is the dividend even register in even odd

Even register is used to hold the reminder old register is used to hold the quotient.

- 6. Evaluation oxder: i) The efficiency of the target code can be effected by the oxder in which the computations are performed.
  ii) some computation oxders need fewer registers to hold results of intermediate than others.
- => Object Code Forms
  - 1. Let assume that, you have a ic program, then you give the it program to compiler and compiler will produce the output in assembly code.
  - 2. Now, that assembly larguage code will give to the assembler and assembler is going to produce you some code, that is known as object code:

    Text code

Compiler
Assembly code
Assembler
Object code

3. once you can the compiler, then your object code is going to present in Hand-disk. This object code contains various part

| Header                 |  |  |  |
|------------------------|--|--|--|
| Text segment           |  |  |  |
| Data segment           |  |  |  |
| Relocation information |  |  |  |
| Symbol table           |  |  |  |
| Debugging information  |  |  |  |
|                        |  |  |  |

OBJECT CODE

- \* Header: It is nothing but like an index, like you have a textbook, there is an index page will contain at what page number each topic present.
- \* Text segment: It is nothing, but the set of instruction.
- \* Data Segment: Data segment will contain whatever data you have used.
- \* Relocation Information: Whenever you try to write a program, we generally use symbol to specify anything.
  - · The oxiginal address is known as Relocatable address.



Absolute Address

\* Symbol table: It contains every symbol that you have in your program.

Ex: inta,b,c then a,b,c are the symbol.

- \* Debugging Information: It will help to find how a vaniable is keeping on changing.
- => Code Grenexation Algorithm

Code Generator: Code Generator is used to produce the target code for three-address statements. It uses registers to store the operands of the three address statement.

The algorithm takes a sequence of three-address statements as input.

- · machine instructions for operations
  - 1. Use getReg (x=y+z) to select registers for x,y, and z. call these Rz, Ry and Rx
  - 2. If 'y' is not in Ry, then issue an instruction LD Ry, y', where y' is one of the memory locations for y.
  - 3. Similarly, if Z is not in RZ, issue and instruction LD RZ, Z, where Z' is a location for Z.
  - 4 Issue the instruction ADD RX, Ry, RZ
- · machine Instructions for copy statements

There is an important special case: a three-address

copy statement of the form x=y.

- a we assume that getreg will always choose the same register for both x and y. If
- 3. If 'y' is not already in that register Ry, then generate the machine instruction LD.Ry, y.
- 4. If y' was already in by, we do nothing.
- 5. It is only necessary that we adjust the register description for Ry, so that it includes 'x' as one of the values found there.
- \* Chenexating code for Assignment statements:

  let us take d: = (a-b) + (a-c) + (a-c) can be

  translated into the following sequence of three-address

  code.

$$U := a - c$$

| statement | code Generated          | Register descriptor<br>Register empty | Address<br>descriptor             |
|-----------|-------------------------|---------------------------------------|-----------------------------------|
| t:=a-b    | mova, Ro<br>SUB b, Ro   | ro contains t                         | t in Ro                           |
| U:=a-c    | mov a, R1<br>SUB c, R1  | Ro contains t                         | t in Ro<br>U in RI                |
| V: = £+U  | ADD RI, RO              | Ro contains v<br>RI contains u        | U in RI<br>V in RI                |
| d: =V+u   | ADD RI, RO<br>mov Ro, d | Ro contains d                         | d in Ro<br>d in Ro and<br>memory. |

- => Register Allocation and Assignment:
  - 1. Registers are the faster locations in the memory bierarchy.
  - a. But junfostunately, this resource is limited.
  - 3. It comes under the most constrained resources of the target processor.
  - u. Register allocation is an Np-complete problem.
  - 5. However, this problem can be reduced to graph coloring to achieve allocation and assignment.
  - 6. A good register allocator computes an effective approximation to a hand problem



- 7. The register allocator determines which value will reside in the register and which register will hold each of those values.
- 8. Register allocation is only within a basic block.
  - 9. It follows top-down approach
- 10. Assign registers to the most heavily used vaniables

Traverse the block

count uses

use count as a priority function

Assign registers to higher priority vaniables

Pirst

- 11. Register allocation depends on:
  - i) size of live range
  - ii) Number of uses definitions
  - iii) Frequery of execution
  - iv) Number of loads
  - v) cost of loads

## Advantages

- 1. Heavily used values reside in registers
  Disadvantages
- 1. It uses registers inefficiencly
- 2. Too strictly
- 3. Does not consider non-uniform distribution of use